# Configuring the Microcontroller Clocks

Dr. Edward Nava ejnava@unm.edu



### **PIC** Architecture



### MX7 Board Clock Configuration

- The MX7 Board is equipped with an 8 MHz silicon resonator.
- We will use this resonator as our clock source and it connects to the POSC inputs.
- For proper impedance matching, we will operate in the EC mode.



### PIC32 Microcontroller Clock

FIGURE 8-1: PIC32MX3XX/4XX FAMILY CLOCK DIAGRAM





### Clock Configuration

- Configuration of the clock system is done using Special Function Registers (SFRs) in the PIC32 microcontroller.
- Configuration is done by setting appropriate bits at the corresponding SFR address.

# Key References

- PIC Data Sheet Table 8-1
- PIC32 Reference Manual Section 6
- chipKIT MX7 Reference Manual



### Clock Configuration SFRs

 The clock system is configured with following SFRs:

Name Address

OSCCON 0xBF80F000

OSCTUN 0xBF80F010

 To change clock configuration during run-time, the following SFRs would be used.

Name Address

DEVCFG1 0xBFC02FF8

DEVCFG2 0xBFC02FF4



### Configuring Clock SFRs

#### TABLE 8-1: OSCILLATOR REGISTER MAP

| Virtual Address<br>(BF80_#) |                                 |           |             | Bits  |       |            |       |             |         |       |       |         |      |        |        |                |      |      | 3          |
|-----------------------------|---------------------------------|-----------|-------------|-------|-------|------------|-------|-------------|---------|-------|-------|---------|------|--------|--------|----------------|------|------|------------|
|                             | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15       | 30/14 | 29/13 | 28/12      | 27/11 | 26/10       | 25/9    | 24/8  | 23/7  | 22/6    | 21/5 | 20/4   | 19/3   | 18/2           | 17/1 | 16/0 | All Resets |
| F000                        | 0000001                         | 31:16     | _           | _     | Р     | LLODIV<2:0 | >     | FRCDIV<2:0> |         |       | _     | SOSCRDY | _    | PBDI\  | /<1:0> | > PLLMULT<2:0> |      |      | 0000       |
|                             | USCCON                          | 15:0      | - COSC<2:0> |       | -     | NOSC<2:0>  |       |             | CLKLOCK | ULOCK | SLOCK | SLPEN   | CF   | UFRCEN | SOSCEN | OSWEN          | 0000 |      |            |
| F010                        | OSCTUN                          | 31:16     | -           | _     | _     | _          | -     | -           | _       | _     | _     | _       | -    | 1      | _      | _              | _    | -    | 0000       |
|                             |                                 | 15:0      | _           | -     | _     | _          | 1     | ı           | -       | -     | _     | _       |      |        | TUN    | <5:0>          |      |      | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

Reset values are dependent on the DEVCFGx Configuration bits and the type of Reset.

#### TABLE 29-1: DEVCFG: DEVICE CONFIGURATION WORD SUMMARY

| Virtual Address<br>(BFC0_#) | Register<br>Name | Bit Range |           | Bits              |       |        |       |          |             |         |        |      |            |      |            |               |            |        |           |
|-----------------------------|------------------|-----------|-----------|-------------------|-------|--------|-------|----------|-------------|---------|--------|------|------------|------|------------|---------------|------------|--------|-----------|
|                             |                  |           | 31/15     | 30/14             | 29/13 | 28/12  | 27/11 | 26/10    | 25/9        | 24/8    | 23/7   | 22/6 | 21/5       | 20/4 | 19/3       | 18/2          | 17/1       | 16/0   | All Reset |
| 2550                        | DEVCFG3          | 31:16     | FVBUSONIO | FUSBIDIO          | _     | _      | _     | FCANIO   | FETHIO      | FMIIEN  | _      | _    | _          | _    | _          | FSRSSEL<2:0>  |            |        | xxxx      |
| 2FFU                        |                  | 15:0      |           | USERID<15:0> xxxx |       |        |       |          |             |         |        |      |            |      |            |               |            |        | xxxx      |
| 2FF4                        | DEVCFG2          | 31:16     | -         | _                 | _     | 1      | _     | _        | -           | -       | _      | _    | _          | -    | _          | FF            | PLLODIV<2: | )>     | xxxx      |
|                             |                  | 15:0      | UPLLEN    | _                 | _     | -      | _     | UF       | PLLIDIV<2:0 | >       | _      | F    | PLLMUL<2:0 | )>   | _          | FPLLIDIV<2:0> |            |        | xxxx      |
| 2FF8                        | DEVCFG1          | 31:16     | _         | _                 | _     | _      | _     | _        | _           | _       | FWDTEN |      |            |      | WDTPS<4:0> |               |            | xxxx   |           |
|                             |                  | 15:0      | FCKSM     | <1:0>             | FPBDI | V<1:0> | _     | OSCIOFNO | POSCM       | OD<1:0> | IESO   | _    | FSOSCEN    | -    | _          | FNOSC<2:0>    |            |        | xxxx      |
| 2FFC                        | DEVCFG0          | 31:16     | _         | _                 | _     | CP     | _     | _        | ı           | BWP     | _      | _    | _          | ı    |            | PWP<7:4>      |            |        | xxxx      |
|                             |                  | 15:0      | PWP<3:0>  |                   |       |        | _     | _        | _           | _       | _      | _    | _          | -    | ICESEL     | _             | DEBU       | G<1:0> | xxxx      |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.



### Clock Configuration SFRs

- The following SFR fields must be configured:
  - bit 29-27 PLLODIV<2:0>: Output Divider for PLL
  - bit 26-24 FRCDIV<2:0>: Internal Fast RC (FRC) Oscillator Clock
     Divider bits
  - bit 20-19 PBDIV<1:0>: Peripheral Bus Clock (PBCLK) Divisor bits
  - bit 18-16 PLLMULT<2:0>: Phase-Locked Loop (PLL) Multiplier bits
  - bit 14-12 COSC<2:0>: Current Oscillator Selection bits \*
  - bit 10-8 NOSC<2:0>: New Oscillator Selection bits \*
  - \* Set via the FNOSC bit field in the DEVCFG1 SFR



### SFR Field Settings

 Using preprocessor settings, we will use the following configurations:

- FNOSC = PRIPLL
- POSCMOD = EC
- FPLLIDIV = DIV\_2
- FPLLMUL = MUL\_20
- FPLLODIV = DIV\_1
- FPBDIV = DIV\_8

# Setting Clock Configuration SFRs

- Clock configuration can be done by writing a 32 bit value to the appropriate SFR.
- The value to be written will have the individual bit fields set to the values corresponding to the desired options.
- In assembly language, this is done with a store word instruction (sw).
- When we write our programs using the c programming language, we will use a #pragma directive that causes the preprocessor to perform some implementation-defined action.



# The #pragma directive

#pragma config \_\_\_\_\_ - sets options defined by keyword templates.

### Oscillator Configuration with #pragma directives

```
#pragma config FNOSC = PRIPLL
                                        //designates primary oscillator
                                        // with PLL module
#pragma config POSCMOD = EC
                                        // designate primary oscillator
                                        // input configuration
#pragma config FPLLIDIV = DIV_2
                                        // config PLL input divider
                                        // to divide by 2
#pragma config FPLLMUL = MUL_20
                                        // config PLL multiplier to
                                        // multiply by 20
#pragma config FPLLODIV = DIV_1
                                        // config PLL output divider to
                                        // divide by 1
#pragma config FPBDIV = DIV_8
                                        // config divider for peripheral
                                        // bus clock to divide by 8
```

